# M2i.30xx - 12 bit transient recorder up to 200 MS/s - Up to 200 MS/s on one channel, 100 MS/s on two channels or 60 MS/s on four chanels - Simultaneously sampling on all channels - Separate ADC and amplifier per channel - 6 input ranges: ±200 mV up to ± 10 V - Up to 1 GSample (2 GByte) on-board memory - 256 MSample standard memory installed - Window, pulse width, re-arm, OR/AND trigger - Programmable input offset of ±100% - Synchronization of up to 16 cards per system - Systems with up to 271 synchronous cards with system-synchronisation - Synchronous digital channelsas an option - 66 MHz 32 bit PCI-X interface - 5V / 3.3V PCI compatible - 100% compatible to conventional PCI > V2.1 - Sustained streaming mode up to 245 MB/s - 2.5 GBit x1 PCle Interface - Works with x1/x4/x8/x16\* PCle slots - Software compatible to PCI - Sustained streaming mode up to 160 MB/s ### **Operating Systems** - Windows 7 (SP1), 8, 10, Server 2008 R2 and newer - Linux Kernel 2.6, 3.x, 4.x, 5.x - Windows/Linux 32 and 64 bit #### **Recommended Software** - Visual C++, Delphi, C++ Builder, GNU C++, VB.NET, C#, J#, Java, Python - SBench 6 #### **Drivers** - MATLAB - LabVIEW - IVI | Model | 1 channel | 2 channels | 4 channels | |----------|-----------|------------|------------| | M2i.3010 | 80 MS/s | | | | M2i.3011 | 40 MS/s | 40 MS/s | | | M2i.3012 | 80 MS/s | 40 MS/s | | | M2i.3013 | 40 MS/s | 40 MS/s | 40 MS/s | | M2i.3014 | 80 MS/s | 80 MS/s | 40 MS/s | | M2i.3015 | 160 MS/s | 80 MS/s | | | M2i.3016 | 160 MS/s | 80 MS/s | 40 MS/s | | M2i.3020 | 100 MS/s | | | | M2i.3021 | 50 MS/s | 50 MS/s | | | M2i.3022 | 100 MS/s | 50 MS/s | | | M2i.3023 | 50 MS/s | 50 MS/s | 50 MS/s | | M2i.3024 | 100 MS/s | 100 MS/s | 50 MS/s | | M2i.3025 | 200 MS/s | 100 MS/s | | | M2i.3026 | 200 MS/s | 100 MS/s | 50 MS/s | | M2i.3027 | 100 MS/s | 100 MS/s | | | M2i.3031 | 60 MS/s | 60 MS/s | | | M2i.3033 | 60 MS/s | 60 MS/s | 60 MS/s | # **General Information** The 17 models of the M2i.30xx series are designed for the fast and high quality data acquisition. Each of the up to four input channels has its own A/D converter and its own programmable input amplifier. This allows to record signals simultaneously on all channels with 12 bit resolution without any phase delay between them. The extremely large on-board memory allows long time recording even with the highest sampling rates. All boards of the M2i.30xx series may use the whole installed on-board memory for the currently activated number of channels. A FIFO mode is also integrated on the board. This allows the acquisition of data continuously for online processing or for data storage to hard disk. <sup>\*</sup>Some x16 PCIe slots are for the use of graphic cards only and can not be used for other cards. # **Software Support** #### Windows drivers The cards are delivered with drivers for Windows 7, Windows 8 and Windows 10 (32 bit and 64 bit). Programming examples for Visual C++, C++ Builder, Delphi, Visual Basic, VB.NET, C#, J#, Python, Java and IVI are included. #### **Linux Drivers** All cards are delivered with full Linux support. Pre compiled kernel modules are included for the most common distributions like Fedora, Suse, Ubuntu LTS or Debian. The Linux support includes SMP systems, 32 bit and 64 bit systems, versatile programming examples for GNU C++, Python as well as the possibility to get the driver sources for your own compilation. #### SBench 6 A base license of SBench 6, the easy-to-use graphical operating software for Spectrum cards, is included in the delivery. The base license makes it is possible to test the card, display acquired data and make some basic measurements. It's a valuable tool for checking the card's performance and assisting with the unit's initial setup. The cards also come with a demo license for the SBench 6 professional version. This license gives the user the opportunity to test the additional features of the professional version with their hardware. The professional version contains several advanced measurement functions, such as FFTs and X/Y display, import and export utilities as well as support for all acquisition modes including data streaming. Data streaming allows the cards to continuously acquire data and transfer it directly to the PC RAM or hard disk. SBench 6 has been optimized to handle data files of several GBytes. SBench 6 runs under Windows as well as Linux (KDE, GNOME and Unity) operating systems. A test version of SBench 6 can be downloaded directly over the internet and can run the professional version in a simulation mode without any hardware installed. Existing customers can also request a demo license for the professional version from Spectrum. More details on SBench 6 can be found in the SBench 6 data sheet. # **Third-party products** Spectrum supports the most popular third-party software products such as LabVIEW, MATLAB or LabWindows/CVI. All drivers come with detailed documentation and working examples are included in the delivery. Support for other software packages, like VEE or DasyLab, can also be provided on request. ### **Hardware features and options** # PCI/PCI-X The cards with PCI/PCI-X bus connector use 32 Bit and up to 66 MHz clock rate for data transfer. They are 100% compatible to Conventional PCI > V2.1. The universal interface allows the use in PCI slots with 5 V I/O and 3.3 V I/O voltages as well as in PCI- X or PCI 64 slots. The maximum sustained data transfer rate is 245 MByte/s per bus segment. #### **PCI Express** The cards with PCI Express use a x1 PCIe connector. They can be used in PCI Express x1/x4/x8/x16 slots, except special graphic card slots, and are 100% software compatible to Conventional PCI > V2.1. The maximum sustained data transfer rate is 160 MByte/s per slot. # **Input Amplifier** The analog inputs can be adapted to real world signals using a wide variety of settings that are individual for each channel. By using software commands the input termination can be changed between 50 Ohm and 1 MOhm, one can select a matching input range and the signal offset can be compensated for. ### **Digital inputs** This option acquires additional synchronous digital channels phase-stable with the analog data. When the option is installed there are 4 additional digital in- puts for every analog A/D channel. ### Ring buffer mode The ring buffer mode is the standard mode of all oscilloscope instruments. Digitized data is continuously written into a ring memory until a trigger event is detected. After the trigger, post-trigger samples are recorded and pre-trigger samples can also be stored. The number of pre-trigger samples available simply equals the total ring memory size minus the number of post trigger samples. ### FIFO mode The FIFO mode is designed for continuous data transfer between measurement board and PC memory (up to 245 MB/s on a PCI-X slot, up to 125 MB/s on a PCI slot and up to 160 MB/s on a PCIe slot) or hard disk. The control of the data stream is done automatically by the driver on interrupt request. The complete installed onboard memory is used for buffer data, making the continuous streaming extremely reliable. ## **Channel trigger** The data acquisition instruments offer a wide variety of trigger modes. Besides the standard signal checking for level and edge as known from oscilloscopes it's also possible to define a window trigger. All trigger modes can be combined with the pulsewidth trigger. This makes it possible to trigger on signal errors like too long or too short pulses. In addition to this a re-arming mode (for accurate trigger recognition on noisy signals) the AND/OR conjunction of different trigger events is possible. As a unique feature it is possible to use deactivated channels as trigger sources. #### **External trigger I/O** All instruments can be triggered using an external TTL signal. It's possible to use positive or negative edge also in combination with a programmable pulse width. An internally recognised trigger event can - when activated by software - be routed to the trigger connector to start external instruments. #### **Pulse width** Defines the minimum or maximum width that a trigger pulse must have to generate a trigger event. Pulse width can be combined with channel trigger, pattern trigger and external trigger. # **Multiple Recording** The Multiple Recording mode allows the recording of several trigger events with an extremely short re-arming time. The hardware doesn't need to be restarted in be- tween. The on-board memory is divided in several segments of the same size. Each of them is filled with data if a trigger event occurs. Pre- and posttrigger of the segments can be programmed. The number of acquired segments is only limited by the used memory and is unlimited when using FIFO mode. #### **Gated Sampling** The Gated Sampling mode allows data recording controlled by an external gate signal. Data is only recorded if the gate signal has a programmed level. In addition a pre-area before start of the gate signal as well as a post area after end of the gate signal can be acquired. The number of gate segments is only limited by the used memory and is unlimited when using FIFO mode. #### **Timestamp** The timestamp function writes the time positions of the trigger events in an extra memory. The timestamps are relative to the start of recording, a defined zero time, ex- ternally synchronized to a radio clock, an IRIG-B a GPS receiver. Using the external synchronization gives a precise time relation for acquisitions of systems on different locations. # ABA mode The ABA mode combines slow continuous data recording with fast acquisition on trigger events. The ABA mode works like a slow data logger combined with a fast digitizer. The exact position of the trigger events is stored as timestamps in an extra memory. # External clock I/O Using a dedicated connector a sampling clock can be fed in from an external system. It's also possible to output the internally used sampling clock to synchronise external equipment to this clock. ### **Option differential inputs** With a simple software command two single-ended inputs can be combined to one differential channel. The difference is calculated in hardware on the digital side. The difference calculation is done in real-time using the current sampling rate of the card. Both inputs of the difference signal are still related to GND. #### Reference clock The option to use a precise external reference clock (typically 10 MHz) is necessary to synchronize the instrument for high-quality measurements with external equipment (like a signal source). It's also possible to enhance the stability of the sampling clock in this way. The driver automatically generates the requested sampling clock from the fed in reference clock. ### Star-Hub The star-hub is an additional module allowing the phase stable synchronisation of up to 16 boards in one system. Independent of the number of boards there is no phase delay between all channels. The starhub distributes trigger and clock information between all boards. As a result all connected boards are running with the same clock and the same trigger. All trigger sources can be combined with OR/AND allowing all channels of all cards to be trigger source at the same time. The star-hub is available as 5 card and 16 card version. The 5 card version doesn't need an extra slot. # 271 synchronous cards with the System Star-Hub With the help of multiple system star-hubs it is possible to link up to 17 system phase synchronous with each oth- er. Each system can then contain up to 16 cards (master only 15). In total 271 cards can be used fully synchronously in a bunch of systems. One master system distributes clock and trigger signal to all connected slave systems. ### BaseXIO (Asynchronous I/O, enhanced trigger) The BaseXIO option offers 8 asynchronous digital I/O lines on the base card. The direction can be selected by software in groups of four. This allows e.g. external equipment control or status monitor- ing. Two of these lines can also be used as additional external trigger sources. This allows the building of complex trigger conjunctions with external gated triggers as well as AND/OR conjunction of multiple external trigger sources like, for example, the picture and row synchronisation of video signals. In addition one of the I/O lines can be used as reference clock for the Timestamp counter. ### **External Amplifiers** For the acquisition of extremely small voltage levels with a high bandwidth a series of external amplifiers is available. Each of the one channel amplifiers is working with a fixed input impedance and allowsdepending on the bandwidth to select different amplification levels between x10 (20 dB) up to x1000 (60 dB). Us- ing the external amplifiers of the SPA series voltage levels in the uV and mV area can be acquired. # **Technical Data** ### **Analog Inputs** Resolution Input Range ±200 mV, ±500 mV, ±1 V, ±2 V, ±5 V, ±10 V software programmable Input Mode bipolar, single-ended fixed software programmable ±100% of input range in steps of 1% Input Offset ADC Differential non linearity (DNL) ADC only ±1 LSB ±1 LSB ADC Integral non linearity (INL) ADC only $\leq 0.1\%$ of range Offset error (full speed) after warm-up and calibration Gain error (full speed) after warm-up and calibration ≤ 1% of current value Crosstalk: 1 MHz Signal, 50 $\Omega$ termination all input ranges < -70 dB on adjacent channels Analog Input impedance software programmable $50 \Omega$ or $1 M\Omega$ | | 25 pFAnalog input coupling fixed DC ±5 V Over voltage protection (active card) ranges $\leq \pm 1 \text{ V}$ Over voltage protection (active card) ranges > ±1 V ±50 V Input signal with 50 $\Omega$ termination max 5 V rms Channel selection software programmable 1, 2 or 4 (maximum is model dependent) # **Trigger** Available trigger modes Channel Trigger, External, Software, Window, Pulse, Re-Arm, Or/And, Delay software programmable Trigger level resolution software programmable Trigger edge software programmable Rising edge, falling edge or both edges Trigger pulse width software programmable 0 to [64k - 1] samples in steps of 1 sample Trigger delay software programmable 0 to [64k - 1] samples in steps of 1 sample Multi, Gate: re-arming time < 4 samples (+ programmed pretrigger) Pretrigger at Multi, ABA, Gate, FIFO software programmable 4 up to [8176 Samples / number of active channels] in steps of 4 software programmable 4 up to [8G - 4] samples in steps of 4 (defining pretrigger in standard scope mode) Posttrigger Memory depth software programmable 8 up to [installed memory / number of active channels] samples in steps of 4 8 up to [installed memory / 2 / active channels] samples in steps of 4 Multiple Recording/ABA segment size software programmable Trigger output delay One positive edge after internal trigger event Internal trigger accuracy 1 sample 1 sample External trigger accuracy ≤ 100 MS/s External trigger accuracy > 100 MS/s 2 samples External trigger type (input and output) 3.3V LYTTL compatible (5V tolerant with base card hardware version > V20) External trigger input Low $\leq$ 0.8 V, High $\geq$ 2.0 V, $\geq$ 8 ns in pulse stretch mode, $\geq$ 2 clock periods all other modes External trigger maximum voltage -0.5 V up to +5.7 V (internally clamped to 5.0V, 100 mA max. clamping current) Trigger impedance software programmable 50 Ohm / high impedance (> 4kOhm) External trigger output type 3.3 V LVTTL Low $\leq 0.4$ V, High $\geq 2.4$ V, TTL compatible External trigger output levels External trigger output drive strength Capable of driving 50 ohm load, maximum drive strength $\pm 128$ mA ## **Clock** Clock Modes internal PLL, internal quartz, external clock, external divided, external reference clock, sync software programmable Internal clock range (PLL mode) $1\ kS/s$ to max using internal reference, 50kS/s to max using external reference clock software programmable Internal clock accuracy ≤ 20 ppm Internal clock setup granularity $\leq$ 1% of range (100M, 10M, 1M, 100k,...): Examples: range 1M to 10M: stepsize $\leq$ 100k External reference clock range software programmable $\geq 1.0~\text{MHz}$ and $\leq 125.0~\text{MHz}$ External clock impedance 50 Ohm / high impedance (> 4kOhm) software programmable External clock range see "Dynamic Parameters" table below External clock delay to internal clock 5.4 ns External clock type/edge 3.3V LVTTL compatible, rising edge used External clock input Low level $\leq$ 0.8 V, High level $\geq$ 2.0 V, duty cycle: 45% - 55% -0.5 V up to +3.8 V (internally clamped to 3.3V, 100 mA max. clamping current) (not 5V tolerant) External clock maximum voltage External clock output type 3.3 V LVTTL External clock output levels Low $\leq 0.4$ V, High $\geq 2.4$ V, TTL compatible External clock output drive strenath Capable of driving 50 ohm load, maximum drive strength $\pm 128$ mA Synchronization clock divides software programmable 2 up to [8k - 2] in steps of 2 ABA mode clock divider for slow clock 8 up to 524280 in steps of 8 software programmable #### **BaseXIO Option** BaseXIO modes Asynch digital I/O, 2 additional trigger, timestamp reference clock, timestamp digital inputs software programmable BaseXIO direction software programmable Each 4 lines can be programmed in direction BaseXIO input TTL compatible: Low $\leq$ 0.8 V, High $\geq$ 2.0 V 4.7 kOhm towards 3.3 V BaseXIO input impedance BaseXIO input maximum voltage -0.5 V up to +5.5 V BaseXIO output type 3.3 V LVTLL TTL compatible: Low $\leq$ 0.4 V, High $\geq$ 2.4 V BaseXIO output levels BaseXIO output drive strength 32 mA maximum current, no 50 $\Omega$ loads ### **Digital Inputs Option** Digital data acquisition modes software programmable 4 digital inputs per active analog channel Digital inputs delay to analog sample -11 Samples 110 Ω at 2.5 V Input Impedance Maximum voltage Input voltage -0.3 V up to +5.5 V (internally clamped to 3.3V and ground, 200 mA max. clamping current) Low $\leq$ 0.8 V, High $\geq$ 2.0 V (TTL compatible) # **Connectors** Option BaseXIO Analog Inputs Trigger Input/Output 3 mm SMB male (one for each single-ended input) Cable-Type: Cab-3f-xx-xx Clock Input/Output Option Digital Inputs/Outputs programmable direction programmable direction 3 mm SMB male (one connector) Cable-Type: Cab-3f-xx-xx 3 mm SMB male (one connector) Cable-Type: Cab-3f-xx-xx 40 pole half pitch (Hirose FX2 series) Cable-Type: Cab-d40-xx-xx 8 x 3 mm SMB male on extra bracket, internally 8 x MMCX female ### **Environmental and Physical Details** Dimension (PCB only) Width (Standard or with option star-hub 5) Width (star-hub 16) Width (with option BaseXIO) Width (with option -digin, -digout or -60xx-AmpMod) Weight (depending on version) Warm up time Operating temperature Storage temperature additionally back of adjacent neighbour slots additionally extra bracket on neighbour slot additionally half length of adjacent neighbour slot 312 mm x 107 mm (full PCI length) 290g (smallest version) up to 460g (biggest version with all options, including star-hub) 10 minutes 0°C to 50°C -10°C to 70°C 10% to 90% 1 full size slot # PCI/PCI-X specific details PCI / PCI-X bus slot type PCI / PCI-X bus slot compatibility Sustained streaming mode 32 bit 33 MHz or 32 bit 66 MHz 32/64 bit, 33-133 MHz, 3,3 V and 5 V I/O > 245 MB/s (in a PCI-X slot clocked at 66 MHz or higher) ### **PCI Express specific details** PCIe slot type Humidity x1 Generation 1 PCle slot compatibility (physical) x1, x4, x8, x16 PCle slot compatibility (electrical) x1, x2, x4, x8, x16 with Generation 1, Generation 2, Generation 3, Generation 4 Sustained streaming mode # **Certification, Compliance, Warranty** EMC Immunity Compliant with CE Mark EMC Emission Compliant with CE Mark 5 years starting with the day of delivery Product warranty Life-time, free of charge Software and firmware updates # **Power Consumption** | | PCI / P | PCI / PCI-X | | | PRESS | | | |-------------------------------------------|---------|-------------|--------|-------|-------|--------|--| | | 3.3 V | 5 V | Total | 3.3V | 12V | Total | | | M2i.30x0 (256 MSample memory) | 2.2 A | 0.8 A | 11.3 W | 0.4 A | 1.0 A | 13.3 W | | | M2i.30x1, 30x2 (256 MSample memory) | 2.3 A | 0.9 A | 12.1 W | 0.4 A | 1.1 A | 14.5 W | | | M2i.30x5, 30x7 (256 MSample memory) | 2.5 A | 1.1 A | 13.8 W | 0.4 A | 1.2 A | 15.7 W | | | M2i.30x3, 30x4, 30x6 (256 MSample memory) | 2.6 A | 1.4 A | 15.6 W | 0.4 A | 1.4 A | 18.1 W | | | M2i.3026 (2 GSample memory) max power | 3.7 A | 1.4 A | 19.2 W | 0.4 A | 2.0 A | 25.3 W | | #### **MTBF** MTBF 500000 hours # **Dynamic Parameters** | | M2i.3<br>M2i.3 | | | 2i.3021 M2i.3031<br>2i.3023 M2i.3033 | | M2i.3010<br>M2i.3012<br>M2i.3014 | | M2i.3020<br>M2i.3022<br>M2i.3024<br>M2i.3027 | | M2i.3015<br>M2i.3016 | | M2i.3025<br>M2i.3026 | | | |-------------------------------|----------------------------|------------------|---------|--------------------------------------|---------------|----------------------------------|---------------|----------------------------------------------|---------------|----------------------|---------------|----------------------|---------------|-------| | min internal clock | 1 kS | S/s | 1kS/s | | 1kS/s | | 1kS/s | | 1kS/s | | 1kS/s | | 1kS/s | | | max internal clock | 40 MS/s | | 50 MS/s | | 62.5 MS/s | | 80 MS/s | | 105 MS/s | | 160 MS/s | | 200 MS/s | | | min external clock | 1 M | S/s | 1 MS/s | | 1 MS/s | | 1 MS/s | | 1 MS/s | | 1 MS/s | | 1 MS/s | | | max external clock | max external clock 40 MS/s | | 50 N | AS/s | 62.5 MS/s | | 80 MS/s | | 105 MS/s | | 80 MS/s | | 105 MS/s | | | -3 dB bandwidth | DC to 2 | 0 MHz DC to 25 I | | 5 MHz | DC to 30 MHz | | DC to 40 MHz | | DC to 40 MHz | | DC to 40 MHz | | DC to 40 MHz | | | Zero noise level (< 125 MS/s) | < 1.1 L | SB rms | < 1.1 L | SB rms | < 1.4 LSB rms | | < 1.5 LSB rms | | < 1.5 LSB rms | | < 2.0 LSB rms | | < 2.0 LSB rms | | | Zero noise level (> 125 MS/s) | n.c | a. | n.a. n | | n.a. n.a. | | n.a. | | < 3.0 LSB rms | | < 3.0 LSB rms | | | | | Test - sampling rate | 40 N | AS/s | 50 N | AS/s | 60 MS/s | | 80 MS/s | | 100 MS/s | | 80 MS/s | | 100 MS/s | | | Test signal frequency | 1 MHz | 4 MHz | 1 MHz | 4 MHz | 1 MHz | 4 MHz | 1 MHz | 9 MHz | 1 MHz | 9 MHz | 1 MHz | 9 MHz | 1 MHz | 9 MHz | | SNR (typ) (dB) | 66.2 | 64.8 | 65.2 | 64.5 | 64.5 | 63.5 | 65.2 | 63.3 | 65.1 | 63.0 | 65.0 | 62.8 | 65.0 | 62.5 | | THD (typ) (dB) | -74.0 | -71.0 | -72.3 | -71.0 | -70.5 | -68.9 | -72.2 | -66.5 | -72.0 | -66.1 | -69.8 | -65.9 | -69.5 | -65.8 | | SFDR (typ), excl. harm. (dB) | 80.4 | 77.9 | 80.2 | 77.8 | 80.0 | 78.0 | 79.0 | 77.9 | 78.0 | 77.5 | 78.2 | 77.0 | <i>77</i> .8 | 76.9 | | ENOB based on SNR (bit) | 10.7 | 10.5 | 10.6 | 10.4 | 10.5 | 10.3 | 10.6 | 10.2 | 10.6 | 10.2 | 10.5 | 10.1 | 10.4 | 10.1 | | ENOB based on SINAD (bit) | 10.6 | 10.3 | 10.5 | 10.2 | 10.3 | 10.1 | 10.4 | 10.1 | 10.4 | 10.1 | 10.4 | 10.0 | 10.3 | 9.9 | Dynamic parameters are measured at $\pm 1$ V input range (if no other range is stated) and $50\Omega$ termination with the samplerate specified in the table. Measured parameters are averaged 20 times to get typical values. Test signal is a pure sine wave generated by a signal generator and a matching bandpass filter. Amplitude is >99% of FSR. SNR and RMS noise parameters may differ depending on the quality of the used PC. SNR = Signal to Noise Ratio, THD = Total Harmonic Distortion, SFDR = Spurious Free Dynamic Range, SINAD = Signal Noise and Distortion, ENOB = Effective Number of Bits. # Hardware block diagram # **Order Information** The card is delivered with 256 MSample on-board memory and supports standard acquisition (Scope), FIFO acquisition (streaming), Multiple Recording, Gated Sampling, ABA mode and Timestamps. Operating system drivers for Windows/Linux 32 bit and 64 bit, examples for C/C++, LabVIEW (Windows), MATLAB (Windows and Linux), IVI, .NET, Delphi, Java, Python and a Base license of the oscilloscope software SBench 6 are included. Drivers for other 3rd party products like VEE or DASYLab may be available on request. | Adapter cables are not included. Please order separately! | | | | | | | | | | | | |-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------|------------------------------------------------------------------------------------|----------------------|----------------------------------------------|-------------------|----------|--|--|--| | PCI Express (PCIe) | PCI Express | PCI/PCI-X | Standard me | em 1 channel | 2 channels | 4 channels | _ | | | | | | PCI/PCI-X | | M2i.3010 | 256 MSamp | | | | | | | | | | FGI/FGI-X | | M2i.3011 | 256 MSamp | | 40 MS/s | | | | | | | | | • | M2i.3011 | 256 MSamp | • | 40 MS/s | | | | | | | | | | W2i.3012 | 256 MSamp | | 40 MS/s | 40 MS/s | | | | | | | | | M2i.3014 | 256 MSamp | | 80 MS/s | 40 MS/s | | | | | | | | | M2i.3015 | 256 MSamp | | 80 MS/s | , . | | | | | | | | · · | M2i.3016 | 256 MSamp | le 160 MS/s 80 MS/s 4 | | 40 MS/s | | | | | | | | M2i.3020-exp | M2i.3020 | 256 MSamp | ole 100 MS/s | e 100 MS/s | | | | | | | | | M2i.3021-exp | M2i.3021 | 256 MSamp | ole 50 MS/s | 50 MS/s | | | | | | | | | M2i.3022-exp | M2i.3022 | 256 MSamp | ole 100 MS/s | 50 MS/s | | | | | | | | | M2i.3023-exp | M2i.3023 | 256 MSamp | ole 50 MS/s | 50 MS/s | 50 MS/s | | | | | | | | M2i.3024-exp | M2i.3024 | 256 MSamp | ole 100 MS/s | 100 MS/s | 50 MS/s | | | | | | | | M2i.3025-exp | M2i.3025 | 256 MSamp | e 200 MS/s 100 MS/s | | | | | | | | | | M2i.3026-exp | M2i.3026 | 256 MSamp | | 100 MS/s | 50 MS/s | | | | | | | | • | M2i.3027 | 256 MSamp | | | | | | | | | | | | M2i.3031 | 256 MSamp | | 60 MS/s | | | | | | | | | M2i.3033-exp | M2i.3033 | 256 MSamp | ole 60 MS/s | 60 MS/s | 60 MS/s | | | | | | | <u>Memory</u> | Order no. | Option | | | | | | | | | | | <u></u> | M2i.xxxx:512MS Memory upgrade to 512 MSample (1 GB) total memory | | | | | | | | | | | | | M2i.xxxx-1GS | | | nple (2 GB) total mem | · · | | | | | | | | <b>Options</b> | Order no. | Option | | | | | | | | | | | _ <del></del> _ | M2i.xxxx-diff | • | | | | | | | | | | | | M2i.xxxx-SH5 (1) | § | | | | | | | | | | | | M2i.xxxx-SH16 (1) | | ization Star-Hub for | | | | | | | | | | | M2i.xxxx-SSHM (1) | | | Hub Master for up to 15 cards in the system and up to 17 systems, PCI 32 Bit card, | | | | | | | | | | MO: (2) | | | et for clock and trigge | | | | | | | | | | M2i.xxxx-SSHMe (1) | | | p to 15 cards in the s<br>et for clock and trigge | | | ess cara, | | | | | | | M2i.xxxx-SSHS5 (1) | | | cards in one system, c | | | included | | | | | | | M2i.xxxx-SSHS16 (1) | System-St | ar-Hub Slave for 16 | cards in system, two | slots width, all syn | cables + bracket i | ncluded | | | | | | | M2i.3xxx-dig | Addition | al synchronous digit | al inputs (4 per analo | g channel) includin | g Cab-d40-idc-100 | | | | | | | | M2i.xxxx-bxio | | | O lines usable as asy | | estamp ref-clock an | d additional | | | | | | | M2i-upgrade | | | onal bracket with 8 SA<br>installation of option - | | 15, -SH16 or -bxio | | | | | | | Services | Order no. | | | | | | | | | | | | | Recal | Recalibra | tion at Spectrum inc | cl. calibration protoco | l | | | | | | | | Cables | | | Order no. | | | | | | | | | | <u> </u> | for Connections | Length | to BNC male | to BNC female | to SMA male | to SMA female | to SMB female | | | | | | | Analog/Clock/Trigger | | Cab-3f-9m-80 | Cab-3f-9f-80 | Cab-3f-3mA-80 | Cab-3f-3fA-80 | Cab-3f-3f-80 | | | | | | | Analog/Clock/Trigger | | Cab-3f-9m-200 | Cab-3f-9f-200 | Cab-3f-3mA-200 | Cab-3f-3fA-200 | Cab-3f-3f-200 | | | | | | | Probes (short) | 5 cm | | Cab-3f-9f-5 | | | | | | | | | | Information | The stanc | lard adapter cables | are based on RG174 | 1 cables and have | a nominal attenuation | on of 0.3 dB/m at | 100 MHz. | | | | | | | | to 2x20 pole IDC | to 40 pole FX2 | | | | | | | | | | Digital signals (option) | 100 cm | | Cab-d40-d40-100 | | | | | | | | | <b>Amplifiers</b> | Order no. | Bandwid | h Connection | Input Imped | ance Coupling | Amplification | | | | | | | Ampimers | SPA.1412 (2) | 200 MH: | | 1 MOhm | AC/DC | x10/x100 (20 | /40 dB) | | | | | | | SPA.1411 (2) | 200 MH: | | 50 Ohm | AC/DC | | | | | | | | | SPA.1232 (2) | 10 MHz | BNC | 1 MOhm | AC/DC | x10/x100 (20/40 dB)<br>x100/x1000 (40/60 dB) | | | | | | | | | 10 MHz | | | | | | | | | | | | SPA.1231 [2] 10 MHz BNC 50 Ohm AC/DC x100/x1000 (40/60 dB) Information External Amplifiers with one channel, BNC/SMA female connections on input and output, manually adjustable offset, man- | | | | | | | | | | | | | ually switchable settings. An external power supply for 100 to 240 VAC is included. Please be sure to order an adapter cable matching the amplifier connector type and matching the connector type for your A/D card input. | | | | | | | | | | | | Software SBench6 | Order no. | | J 2p101 | , 50 and 11 | g 251.//00 | 7, 2 .2. 700. 70 | | | | | | | SOHWUIE SDEHCHO | SBench6 | Base years | ion included in deli | very Supports stands | rd made for one as | ard | | | | | | | | SBenchó-Pro | | | very. Supports standa<br>card: FIFO mode, exp | | | | | | | | | | SBench6-Multi | | | s SBench6-Pro. Handl | • | | system. | | | | | | | Volume Licenses | | k Spectrum for deta | | momple synchro | 50 00.05 111 0116 | -, | | | | | | | | | | | | | | | | | | $<sup>\</sup>ensuremath{^{(1)}}$ : Just one of the options can be installed on a card at a time. SPc-RServer **Software Options** Remote Server Software Package - LAN remote access for M2i/M3i/M4i/M4x/M2p cards (2): Third party product with warranty differing from our export conditions. No volume rebate possible. # Technical changes and printing errors possible SBench, digitizerNETBOX and generatorNETBOX are registered trademarks of Spectrum Instrumentation GmbH. Microsoft, Visual C+++, Windows, Windows 98, Windows NT, Windows 2000, Windows XP, Windows Vista, Windows 7, Windows 8 and Windows 10 are trademarks/registered trademarks of Microsoft Corporation. LabVIEW, DASYLab, Diadem and LabWindows/CVI are trademarks/registered trademarks of National Instruments Corporation. MATLAB is a trademark/registered trademark of the Mathworks, Inc. Delphi and C++Builder are trademarks registered trademarks of Endosoft. Like 12 in the Mathworks of PCISIC. Like 12 in the Mathworks of Endosoft. Utili is a registered trademark of Weisang GmbH & Co. KG. PCIe, PCI Express and PCIX and PCISIG are trademarks of PCISIC. Util is a registered trademark of the UXI Consortium. PICMG and CompactPCI are trademarks of the PCI Industrial Computation Manufacturers Group. Oracle and Java are registered trademarks of Oracle and/or registered trademarks of Intel Corporation. AMD, Opteron, Sempron, Phenom, FX, Ryzen and EPYC are trademarks and/or registered trademarks of Advanced Micro Devices. NVIDIA, CUDA, GeForce, Quadro and Tesla are trademarks/registered trademarks of NVIDIA Corporation.